
Home on May 13 reported that the news revealed that the new generation of AMD architecture will bring up to 50% of the number of cores and improving the capacity of L3 cache to the desktop CPU by upgrading the number of cores and cache capacity per CCD.举报人HXL在5月10日揭示了X平台,ZEN 6建筑处理器的每CCD核心数量增加到12,而Ryzen 9处理器的当前ZEN 5架构则增强了每CCD 8个核心的设计。 Based on this calculation, if the flagship of the Ryzen 9 Zen 6 architecture processor continues to have a dual CCD design, it can implement a 24-core and 48-thread configuration. ZEN 6还预计将是具有较大3缓存级别容量的建筑架构。 HXL announced that consumer-g processorRade "Olympic Ridge" Zen 6 will use 48MB of level 3 cache per CCD, while the capacity of the L3 cache model is up to 128MB.为了进行比较,现有的Ryzen 9 9950X配备了32MB LEVEL每CCD 3缓存(总共64MB,为两个CCD)。泄漏中的48MB L3缓存意味着容量的增加高达50%,这对玩家具有重要意义。更值得注意的是,Kepler_L2第二天在HXL Tweet AMD计划下增加了3D垂直堆栈缓存从64MB增加到96MB的计划。 Home发现,当前的Ryzen 7 9800x3d处理器,专门用于游戏,使用单个CCD(32MB L3 CACHE)设计,通过将64MB 3D CACHE座位安装,可实现96MB的缓存能力。如果两个用户透露了这一事实,则根据当前的设计,96MB 3D缓存,具有48MB的ZEN 6单CCD基本级别的三级缓存,预计X3D处理器的下一个代理原理将达到144MB缓存的大量容量,并且核心的数量也将从8个核心增加到12核。